# Am79578 # **Subscriber Line Interface Circuit** ### DISTINCTIVE CHARACTERISTICS - Programmable constant-resistance feed - Programmable loop-detect threshold - On-chip switching regulator for low-power dissipation - **■** Programmable Current Limit (CLP) - **■** Ground-key detector - Two-wire impedance set by single external impedance - Polarity reversal feature - Tip Open state for ground-start lines - Test relay driver - On-hook transmission - High Open Circuit state (HOC) ### **BLOCK DIAGRAM** 21777A-001 # ORDERING INFORMATION ### **Standard Products** AMD standard products are available in several packages and operating ranges. The order number (Valid Combination) is formed by a combination of the elements below. | Valid Combinations | | | | | | | |--------------------|----|----|--|--|--|--| | | -1 | | | | | | | Λ m 70 E 70 | -2 | JC | | | | | | Am79578 | -3 | JC | | | | | | | -4 | | | | | | ### **Valid Combinations** Valid Combinations list configurations planned to be supported in volume for this device. Consult the local AMD sales office to confirm availability of specific valid combinations, to check on newly released combinations, and to obtain additional data on AMD's standard military grade products. #### Note: <sup>\*</sup> Functionality of the device from 0°C to +70°C is guaranteed by production testing. Performance from –40°C to +85°C is guaranteed by characterization and periodic sampling of production units. # CONNECTION DIAGRAM Top View 21777A-002 ### Notes: - 1. Pin 1 is marked for orientation. - 2. TP is a thermal conduction pin tied to substrate (QBAT). # **PIN DESCRIPTIONS** | Pin Names | Type | Description | | |-----------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | AGND/DGND | Gnd | Analog and Digital ground are connected internally to a single pin. | | | A(TIP) | Output | Output of A(TIP) power amplifier. | | | BGND | Gnd | Battery (power) ground. | | | B(RING) | Output | Output of B(RING) power amplifier. | | | C3-C1 | Inputs | Decoder. TTL compatible. C3 is MSB and C1 is LSB. | | | C4 | Input | TTL compatible. A logic High enables the driver. | | | CAS | Capacitor | Anti-saturation capacitor. Filters reference voltage when operating in anti-sat region. | | | CHCLK | Input | Input to switching regulator (TTL compatible) Frequency = 256 kHz (nominal). | | | CHS | Input | Chopper Stabilization. Connection for external stabilization components. | | | CLP | _ | Current limit programming. Open = 30 mA current limit, short to VEE = 50 mA current limit, a resistor to VEE = 30–50 mA current limit, with a programmed feed of 400 $\Omega$ , including two 20 $\Omega$ fuse resistors. | | | DA | Input | Ring-trip negative. Negative input to ring-trip comparator. | | | DB | Input | Ring-trip positive. Positive input to ring-trip comparator. | | | DET | Output | Detector. Logic Low indicates that the selected detector is tripped. Logic inputs C3–C1 and E1 select the detector. Open-collector with a built-in 15 k $\Omega$ pull-up resistor. | | | E1 | Input | E1 = High connects the ground-key detector to $\overline{DET}$ , and E1 = Low connects the off-hool or ring-trip detector to $\overline{DET}$ . | | | HPA | Capacitor | High-pass filter capacitor; A(TIP) side of high-pass filter capacitor. | | | HPB | Capacitor | High-pass filter capacitor; B(RING) side of high-pass filter capacitor. | | | L | Output | Switching Regulator Power Transistor. Connection point for filter inductor and anode of catch diode. Has up to 60 V pulse waveform; isolated from sensitive circuits. You must keep the diode connections short because of the high currents and high di/dt. | | | QBAT | Battery | Quiet battery. Filtered battery supply for the signal processing circuits. | | | RD | Resistor | Detector resistor. Threshold modification/filter point for the off-hook detector. | | | RDC | Resistor | DC feed resistor. Connection point for the DC feed current programming network, which also connects to the receiver summing node (RSN). V <sub>RDC</sub> is negative for normal polarity and positive for reverse polarity. | | | RINGOUT | Output | Ring relay driver. Open collector Darlington pull down. | | | RSN | Input | The metallic current (AC and DC) between A(TIP) and B(RING) = 1000 x the current into this pin. The networks that program receive gain, two-wire impedance, and feed current all connect to this node. This node is extremely sensitive. Route the 256-kHz chopper clock and switch lines away from the RSN node. | | | TESTOUT | Output | Test relay driver. Open collector Darlington pull down. | | | TP | Thermal | Thermal pin. Connection for heat dissipation. Internally connected to substrate (QBAT). Leave as open circuit or connected to QBAT. In both cases, the TP pins can connect to an area of copper on the board to enhance heat dissipation | | | VBAT | Battery | Battery supply. Connected through an external protection diode. | | | VCC | Power | +5 V power supply. | | | VEE | Power | −5 V power supply. | | | VREG | Input | Regulated voltage. Provides negative power supply for power amplifiers, connection point for inductor, filter capacitor, and chopper stabilization. | | | VTX | Output | Transmit Audio; Unity gain version of the A(TIP) and B(RING) metallic voltage. VTX also sources the two-wire input impedance programming network. | | # **ABSOLUTE MAXIMUM RATINGS** | Storage temperature –55°C to +150°C | |-----------------------------------------------------------------------------------------------------------------| | $V_{CC}$ with respect to AGND/DGND –0.4 V to +7.0 V | | $V_{\mbox{\footnotesize EE}}$ with respect to AGND/DGND +0.4 V to -7.0 V | | $\rm V_{BAT}$ with respect to AGND/DGND $$ +0.4 V to –70 V | | <b>Note:</b> Rise time of $V_{BAT}$ (dv/dt) must be limited to 27 V/µs or less when $Q_{BAT}$ bypass = 0.33 µF. | | BGND with respect to AGND/DGND | | A(TIP) or B(RING) to BGND: | | $ \begin{array}{llllllllllllllllllllllllllllllllllll$ | | Current from A(TIP) or B(RING) $\pm 150$ mA | | Voltage on RINGOUT BGND to 70 V above $Q_{BAT}$ | | Voltage on TESTOUT BGND to 70 V above $Q_{BAT}$ | | Current through relay drivers 60 mA | | Voltage on ring-trip inputs (DA and DB) VBAT to 0 V | | Current into ring-trip inputs ±10 mA | | Peak current into regulator switch (L pin) 150 mA | | Switcher transient peak off voltage on L pin +1.0 V | | C4–C1, E1, CHCLK to<br>AGND/DGND –0.4 V to VCC + 0.4 V | | Maximum power dissipation, (see note) $T_A = 70^{\circ}C$ | | In 32-pin PLCC package1.74 W | | | **Note:** Thermal limiting circuitry on-chip will shut down the circuit at a junction temperature of about 165°C. The device should never be exposed to this temperature. Operation above 145°C junction temperature may degrade device reliability. See the SLIC Packaging Considerations for more information. Stresses above those listed under Absolute Maximum Ratings may cause permanent device failure. Functionality at or above these limits is not implied. Exposure to Absolute Maximum Ratings for extended periods may affect device reliability. # OPERATING RANGES Commercial (C) Devices | Ambient temperature | . 0°C to +70°C* | |-----------------------------------|---------------------------| | V <sub>CC</sub> | 1.75 V to 5.25 V | | V <sub>EE</sub> | 75 V to -5.25 V | | V <sub>BAT</sub> | -40~V to $-58~V$ | | AGND/DGND | 0 V | | BGND with respect to AGND/DGND100 | mV to +100 mV | | Load Resistance on VTX to ground | $\dots$ 10 k $\Omega$ min | Operating Ranges define those limits between which the functionality of the device is guaranteed. <sup>\*</sup> Functionality of the device from $0^{\circ}$ C to $+70^{\circ}$ C is guaranteed by production testing. Performance from $-40^{\circ}$ C to $+85^{\circ}$ C is guaranteed by characterization and periodic sampling of production units. # **ELECTRICAL CHARACTERISTICS** | Description | Test Conditions | (See Note 1) | Min | Тур | Max | Unit | Note | |-----------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|---------------------------------------|----------------|----------------------|----------------|-------|-------| | Analog (V <sub>TX</sub> ) output impedance | | | | 3 | | Ω | | | Analog (V <sub>TX</sub> ) output offset | 0°C to +70°C<br>-40°C to +85°C | | -40<br>-50 | | +40<br>+50 | mV | | | Analog (RSN) input impedance | 300 Hz to 3.4 kHz | | | 1 | 20 | Ω | 4 | | Longitudinal impedance at A or B | 0 Hz to 100 Hz | | | | 35 | 52 | 4 | | Overload level, $Z_{2WIN} = 600 \Omega$ | 4-wire<br>2-wire | | -3.1 | | +3.1 | Vpk | 2 | | Transmission Performance | | | | | | | | | 2-wire return loss<br>(See Test Circuit D) | 300 Hz to 500 Hz<br>500 Hz to 2.5 kHz<br>2500 Hz to 3.4 kHz | | 26<br>26<br>20 | | | dB | 4, 10 | | Longitudinal Balance (2-Wire and | I 4-Wire, See Test Cir | cuit C) | | | | | | | Longitudinal to metallic L-T, L-4 | 200 Hz to 1 kHz<br>Normal polarity<br>0°C to 70°C<br>Normal polarity<br>-40°C to +85°C<br>Reverse polarity | -1, -3*<br>-2, -4<br>-2, -4<br>-2, -4 | | 52<br>63<br>58<br>54 | | | | | | 1 kHz to 3.4 kHz<br>Normal polarity | -1, -3* | | 52 | | dB | _ | | | 0°C to 70°C<br>Normal polarity | -2, -4 | | 58 | | | _ | | | -40°C to +85°C<br>Reverse polarity | -2, -4<br>-2, -4 | | 54<br>54 | | | 4 | | Longitudinal signal generation 4-L | 300 Hz to 800 Hz | | 42 | | | | | | Longitudinal current capability per wire | Active state<br>HOC state | | | 25<br>18 | | mArms | 4 | | Insertion Loss and Balance Return (2- to 4-Wire, 4- to 2-Wire, and 4- | | ircuits A and B) | | | | | | | Gain accuracy over temperature | 0 dBm, 1 kHz | 0°C to 70°C<br>-40°C to +85°C | -0.15<br>-0.20 | 0<br>0 | +0.15<br>+0.20 | | | | Gain accuracy over frequency | 300 Hz to 3.4 kHz relative to 1 kHz | 0°C to 70°C<br>-40°C to +85°C | -0.10<br>-0.15 | | +0.10<br>+0.15 | dB | | | Gain tracking | +3 dBm to -55 dBm relative to 0 dBm | 0°C to 70°C<br>-40°C to +85°C | -0.10<br>-0.15 | | +0.10<br>+0.15 | | | | Gain accuracy, on hook | | | -0.50 | | +0.50 | | 4 | | Group delay | 0 dBm, 1 kHz | | | 5.3 | | μs | 4, 12 | | Total Harmonic Distortion (2- to 4 | -Wire or 4- to 2-Wire, | See Test Circuits | s A and B | ) | • | - | | | Total harmonic distortion | 0 dBm, 300 Hz to 3.4<br>+9 dBm, 300 Hz to 3 | | | -64<br>-55 | -50<br>-40 | | | | Harmonic distortion, long loop | $V_{BAT} = -50 \text{ V}, R_L = 1$<br>Vpk = 2.5 V | 900 Ω, | _ | | -40 | dB | | | Harmonic distortion, on hook | $V_{BAT} = -50 \text{ V, Vpk} =$ | 500 mV | | | -36 | | | | Idle Channel Noise | | | | | • | | | | Psophometric weighted noise | 2-wire | | | -83 | -78 | dBmp | | # Note: <sup>\*</sup> Performance Grade # **ELECTRICAL CHARACTERISTICS (continued)** | Description | Test Conditions (See Note 1) | Min | Тур | Max | Unit | Note | |-------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|----------------------|---------------------|------|----------------------------| | Single Frequency Out-of-Band No | oise (See Test Circuit E) | 4 | | ļ. | | | | Metallic | 4 kHz to 9 kHz<br>9 kHz to 1 MHz<br>256 kHz and harmonics | | -76<br>-76<br>-57 | | dBm | 4, 5, 9<br>4, 5, 9<br>4, 5 | | Longitudinal | 1 kHz to 15 kHz<br>Above 15 kHz<br>256 kHz and harmonics | | -70<br>-85<br>-57 | | dBm | 4, 5, 9<br>4, 5, 9<br>4, 5 | | Line Characteristics (See Figure | 1) R <sub>FEED</sub> = 400 Ω | • | | l . | | JI. | | Apparent battery voltage | Active | | 50 | | V | | | I <sub>L</sub> , Long loops, Active state | $V_{BAT} = -50 \text{ V}, R_L = 1900 \Omega$ | 19 | | | | | | I <sub>L</sub> , Tip Open state | | | | 1.0 | mA | | | I <sub>L</sub> , Open Circuit state | $R_L = 0 \Omega$ | | | 1.0 | • | | | Open Circuit voltage, Active state | $V_{BAT} = -50 \text{ V}, T_A = 25^{\circ}\text{C}$ | 41.5 | 43 | | V | | | Open Circuit voltage, HOC state | V <sub>BAT</sub> = -50 V | | V <sub>BAT</sub> – 2 | | V | 7 | | Fault current limit, $I_LLIM (I_{AX} + I_{BX})$ | A and B shorted to GND | | | 130 | | | | Active current limit | $\begin{aligned} &R_{\text{CLP}} = \text{open, } R_{\text{L}} = 210 \ \Omega \\ &R_{\text{CLP}} = \text{short to V}_{\text{EE}}, \ R_{\text{L}} = 210 \ \Omega \\ &R_{\text{CLP}} = 170 \ \text{to V}_{\text{EE}}, \ R_{\text{L}} = 210 \ \Omega \end{aligned}$ | 25<br>45<br>35 | 30<br>50<br>40 | 35<br>55<br>45 | mA | | | Power Dissipation, Normal Polari | ty | <b>-1</b> | • | l . | | JI. | | On hook, Open Circuit state | | | 35 | 80 | | | | On hook, HOC state | | | 135 | 250 | mW | | | On hook, Active state | | | 200 | 300 | | | | Off hook, HOC state | | | 500 | 750 | | | | Off hook, Active state | | | 650 | 1000 | | | | Supply Currents | | | | | | | | V <sub>CC</sub> on-hook supply current | Open Circuit<br>HOC<br>Active | | 3.0<br>6.0<br>8.0 | 4.5<br>10.0<br>13.0 | | | | V <sub>EE</sub> on-hook supply current | Open Circuit<br>HOC<br>Active | | 1.0<br>2.3<br>3.0 | 2.3<br>3.7<br>6.0 | mA | | | V <sub>BAT</sub> on-hook supply current | Open Circuit<br>HOC<br>Active | | 0.4<br>3.2<br>4.5 | 1.0<br>5.5<br>7.0 | | | # **ELECTRICAL CHARACTERISTICS (continued)** | Description | Test Conditions (See Note 1) | Min | Тур | Max | Unit | Note | |-------------------------------------|-----------------------------------------------|------|----------|----------|----------|------| | Power Supply Rejection Ratio (V | RIPPLE = 50 mVrms) | * | • | * | • | * | | V <sub>CC</sub> | 50 Hz to 3.4 kHz | 30 | 45 | | | | | | 3.4 kHz to 50 kHz | 25 | 40 | | | | | V <sub>EE</sub> | 50 Hz to 3.4 kHz | 25 | 40 | | 1 | 6 | | | 3.4 kHz to 50 kHz | 10 | 25 | | dB | 6 | | $V_{BAT}$ | 50 Hz to 3.4 kHz | 30 | 45 | | | | | | 3.4 kHz to 50 kHz | 25 | 40 | | | | | Off-Hook Detector | | | I. | 1 | l . | | | Current threshold accuracy | I <sub>DET</sub> = 365/R <sub>D</sub> Nominal | -20 | | +20 | 0/ | | | Current threshold, Tip Open state | $I_{DET} = 712/R_D$ | -20 | | +20 | % | | | Ground-Key Detector Thresholds | s, Active State, (See Test Circuit F) | | l . | 1 | Į. | | | Ground-key resistance threshold | B(RING) to GND | 2.0 | 5.0 | 10.0 | kΩ | | | Crown d leave accuracy the rook and | B(RING) to GND | | 9 | | A | 8 | | Ground-key current threshold | Midpoint to GND | | 9 | | mA | | | Ring-Trip Detector Input | | | I. | | l . | | | Bias current | | -5 | -0.05 | | μΑ | | | Offset voltage | Source resistance 0 $\Omega$ to 2 M $\Omega$ | -50 | 0 | +50 | mV | 11 | | Logic Inputs (C4–C1, E1, and CH | CLK) | | <u> </u> | <u> </u> | <u> </u> | | | Input High voltage | | 2.0 | | | ., | | | Input Low voltage | | | | 0.8 | V | | | Input High current, except E1 | | -75 | | 40 | | | | Input High current, E1 | | -75 | | 45 | μΑ | | | Input Low current | | -0.4 | | | mA | | | Logic Output (DET) | | | <u> </u> | <u> </u> | <u> </u> | | | Output Low voltage | I <sub>OUT</sub> = 0.8 mA | | | 0.4 | ., | | | Output High voltage | I <sub>OUT</sub> = -0.1 mA | 2.4 | | | V | | | Relay Driver Outputs (RINGOUT, | TESTOUT) | 1 | ı | 1 | ı | l . | | On voltage | 25 mA sink | | 1.0 | 1.5 | V | | | Off leakage | | 1 | 0.5 | 100 | μΑ | | ### RELAY DRIVER SCHEMATICS #### Notes: - 1. Unless otherwise noted, test conditions are BAT = -52 V, $V_{CC} = +5$ V, $V_{EE} = -5$ V, $R_L = 600 \,\Omega$ , $C_{HP} = 0.22 \,\mu$ F, $R_{DC1} = R_{DC2} = 9 \,k\Omega$ , $C_{DC} = 0.2 \,\mu$ F, $R_D = 51.1 \,k\Omega$ , no fuse resistors, two-wire AC output impedance, programming impedance ( $Z_T$ ) = $600 \,k\Omega$ resistive, receive input summing impedance ( $Z_{RX}$ ) = $300 \,k\Omega$ resistive. (See Table 2 for component formulas.) Series battery resistor = $22 \,\Omega$ . - 2. Overload level is defined when THD = 1%. - 3. Balance return signal is the signal generated at $V_{TX}$ by $V_{RX}$ . This specification assumes that the two-wire AC load impedance matches the impedance programmed by $Z_T$ - 4. Not tested in production. This parameter is guaranteed by characterization or correlation to other tests. - 5. These tests are performed with a longitudinal impedance of $90 \Omega$ and metallic impedance of $300 \Omega$ for frequencies below 12 kHz and 135 $\Omega$ for frequencies greater than 12 kHz. These tests are extremely sensitive to circuit board layout. - 6. This parameter is tested at 1 kHz in production. Performance at other frequencies is guaranteed by characterization. - 7. The open circuit voltage will limit to 50 V typical at high battery voltages ( $|V_{BAT}| > 52 V$ ). - 8. "Midpoint" is defined as the connection point between two 300 $\Omega$ series resistors connected between A(TIP) and B(RING). - 9. Fundamental and harmonics from 256 kHz switch-regulator chopper are not included. - 10. Assumes the following $Z_T$ network: - 11. Tested with $0 \Omega$ source impedance. 2 $M\Omega$ is specified for system design purposes only. - 12. Group delay can be considerably reduced by using a $Z_T$ network such as that shown in Note 10 above. The network reduces the group delay to less than $2 \mu s$ . The effect of group delay on linecard performance may be compensated by using the $QSLAC^{TM}$ or $DSLAC^{TM}$ device. Table 1. SLIC Decoding | | | | DET Ou | ıtput | | | |-------|----|----|--------|--------------------------|---------------|------------| | State | C3 | C2 | C1 | Two-Wire Status | E1 = 0 | E1 = 1 | | 0 | 0 | 0 | 0 | Open Circuit | Ring trip | Ring trip | | 1 | 0 | 0 | 1 | Ringing | Ring trip | Ring trip | | 2 | 0 | 1 | 0 | Active | Loop detector | Ground key | | 3 | 0 | 1 | 1 | High Open Circuit (HOC) | Loop detector | Ground key | | 4 | 1 | 0 | 0 | Tip Open | Loop detector | _ | | 5 | 1 | 0 | 1 | Reserved | _ | _ | | 6 | 1 | 1 | 0 | Active Polarity Reversal | Loop detector | Ground key | | 7 | 1 | 1 | 1 | HOC Polarity Reversal | Loop detector | Ground key | ### Note: The HOC state offers higher open circuit voltage than the Active state by disabling the anti-saturation circuitry. Idle power dissipation in the HOC state is less than that in the Active state. On-hook transmission is not supported in the HOC state below a $|N_{\rm BAT}|$ of 56 V. Table 2. User-Programmable Components | $Z_{\rm T} = 1000(Z_{\rm 2WIN} - 2R_{\rm F})$ | $Z_{T}$ is connected between the VTX and RSN pins. The fuse resistors are $R_{F}$ , and $Z_{2WIN}$ is the desired 2-wire AC input impedance. When computing $Z_{T}$ , the internal current amplifier pole and any external stray capacitance between VTX and RSN must be taken into account. | |------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | $Z_{\rm RX} = \frac{Z_{\rm L}}{G_{42\rm L}} \bullet \frac{1000 \bullet Z_{\rm T}}{Z_{\rm T} + 1000(Z_{\rm L} + 2R_{\rm F})}$ | $Z_{RX}$ is connected from $V_{RX}$ to the RSN pin, $Z_T$ is defined above, and $G_{42L}$ is the desired receive gain. | | $R_{DC1} + R_{DC2} = 50 (R_{FEED} - 2R_F)$ | $R_{DC1},R_{DC2},$ and $C_{DC}$ form the network connected to the RDC pin. $R_{DC1}$ and $R_{DC2}$ are approximately equal. | | $C_{DC} = 1.5 \text{ ms} \bullet \frac{R_{DC1} + R_{DC2}}{R_{DC1} \bullet R_{DC2}}$ | | | $R_{\rm D} = \frac{365}{I_{\rm T}}, C_{\rm D} = \frac{0.5 \text{ ms}}{R_{\rm D}}$ | $\rm R_D$ and $\rm C_D$ form the network connected from RD to $-5$ V and $\rm I_T$ is the threshold current between on-hook and off-hook. | | $C_{CAS} = \frac{1}{3.4 \cdot 10^5 \pi f_c}$ | $\rm C_{CAS}$ is the regulator filter capacitor and $\rm f_c$ is the desired filter cut-off frequency. | # DC FEED CHARACTERISTICS Notes: - 1. $V_{BAT} = -50 \text{ V}$ - 4. $R_{CLP} = Open$ - 2. $V_{BAT} = -52 V$ - 5. $R_{CLP} = 170 \text{ k}\Omega$ Figure 1. DC Feed Characteristics - 3. $V_{BAT} = -56 \text{ V}$ - 6. $R_{CLP} = V_{EE}$ # **TEST CIRCUITS** A. Two- to Four-Wire Insertion Loss B. Four- to Two-Wire Insertion Loss and Balance Return Signal L-T Long. Bal. = $-20 \log (V_{AB} / V_{L})$ L-4 Long. Bal. = $-20 \log (V_{TX} / V_{L})$ S2 Closed, S1 Open: 4-L Long. Sig. Gen. = $20 \log (V_L / V_{RX})$ C. Longitudinal Balance ## Note: $Z_D$ is the desired impedance (e.g., the characteristic impedance of the line). $R_L = -20 \log (2 V_M / V_S)$ D. Two-Wire Return Loss Test Circuit # **TEST CIRCUITS (continued)** E. Single-Frequency Noise Current Feed or Ground Key # F. Ground-Key Detection **G. Loop-Detector Switching** H. Ground-Key Switching # **TEST CIRCUITS (continued)** ### **REVISION SUMMARY** # **Revision A to Revision B** - Minor changes to the data sheet style and format were made to conform to AMD standards. - In Pin Description table, inserted/changed TP pin description to: "Thermal pin. Connection for heat dissipation. Internally connected to substrate (QBAT). Leave as open circuit or connected to QBAT. In both cases, the TP pins can connect to an area of copper on the board to enhance heat dissipation." #### **Trademarks** Copyright © 1998 Advanced Micro Devices, All rights reserved. AMD, the AMD logo and combinations thereof are trademarks of Advanced Micro Devices, Inc. DSLAC and QSLAC are trademarks of Advanced Micro Devices, Inc. Product names used in this publication are for identification purposes only and may be trademarks of their respective companies.